Espressif Systems /ESP32-S3 /EXTMEM /ICACHE_CTRL1

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as ICACHE_CTRL1

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 (ICACHE_SHUT_CORE0_BUS)ICACHE_SHUT_CORE0_BUS 0 (ICACHE_SHUT_CORE1_BUS)ICACHE_SHUT_CORE1_BUS

Description

******* Description ***********

Fields

ICACHE_SHUT_CORE0_BUS

The bit is used to disable core0 ibus, 0: enable, 1: disable

ICACHE_SHUT_CORE1_BUS

The bit is used to disable core1 ibus, 0: enable, 1: disable

Links

() ()